

#### Introduction

- Basic logic gate functions will be combined in combinational logic circuits.
- · Simplification of logic circuits will be done using Boolean algebra and a mapping technique.
- Troubleshooting of combinational circuits will be introduced.



Sum-of-Products & Product-of-sums Forms

 A Sum-of-products (SOP) expression will appear as two or more AND terms ORed together.

$$ABC + \overline{A}B\overline{C}$$
  
 $AB + \overline{A}B\overline{C} + \overline{C}\overline{D} + D$  duong than

• A Product-of-sums(POS) expression is sometimes used in logic design.

$$(A+B+C)(\overline{A}+B+\overline{C})$$



The circuits below both provide the same output, but the lower one is clearly less complex.



We will study simplifying logic circuits using Boolean algebra and Karnaugh mapping



#### Algebraic Simplification

- · Place the expression in SOP form by applying DeMorgan's theorems and multiplying terms.
- Check the SOP form for common factors and perform factoring where possible.
- Note that this process may involve some trial and error to obtain the simplest result.



#### **Designing Combinational Logic Circuits**

- To solve any logic design problem:
  - Interpret the problem and set up its truth table.
  - Write the AND (product) term for each case where the output equals 1.
  - Combine the terms in SOP form.
  - Simplify the output expression if possible.
  - Implement the circuit for the final, simplified expression.





CX В

0 0

1 0 0

1

0 0 0

0 1 1

0 1

0

0

0

#### Example of Logic Design

· Design a logic circuit that has three inputs, A, B, and C, whose output will be HIGH only 0when a majority of the inputs are HIGH.

$$X = A'BC + AB'C + ABC' + ABC$$

$$X = A'BC + ABC + AB'C + ABC + ABC' + ABC$$

$$X = BC (A' + A) + AC(B' + B) + AB(C' + C)$$

$$X = BC + AC + AB$$



# **Example of Logic Design**

4-1. Simplify the following expressions using Boolean algebra.

(a) 
$$x = ABC + \overline{A}C$$

**(b)** 
$$y = (Q + R)(\overline{Q} + \overline{R})$$

(c) 
$$w = ABC + A\overline{B}C + \overline{A}$$

(d) 
$$q = \overline{RST}(\overline{R+S+T})$$

(e) 
$$x = \overline{A}\overline{B}\overline{C} + \overline{A}BC + ABC + A\overline{B}\overline{C} + A\overline{B}C$$

(f) 
$$z = (B + \overline{C})(\overline{B} + C) + \overline{A} + B + \overline{C}$$

(g) 
$$y = \overline{(C+D)} + \overline{ACD} + A\overline{BC} + \overline{ABCD} + AC\overline{D}$$

(h) 
$$x = AB(\overline{CD}) + \overline{A}BD + \overline{B}\overline{CD}$$

#### Karnaugh Map Method

- A graphical method of simplifying logic equations or truth tables. Also called a K map.
- Theoretically can be used for any number of input variables, but practically limited to 5 or 6 variables.

### Karnaugh Map Method

- The truth table values are placed in the K map.
- Adjacent K map square differ in only one variable both horizontally and vertically.
- The pattern from top to bottom and left to right must be in the form \(\overline{AB}, \overline{AB}, AB, AB\)
- A SOP expression can be obtained by ORing all squares that contain a 1.



### Karnaugh Map Method

- Looping adjacent groups of 2, 4, or 8 1s will result in further simplification.
- When the largest possible groups have been looped, only the common terms are placed in the final expression.
- Looping may also be wrapped between top, bottom, and sides.















- Loop 1s that are not adjacent to any other 1s.
- Loop 1s that are in pairs

truth table.

- Loop 1s in octets even if they have already been looped.
- Loop quads that have one or more 1s not already looped.
- Loop any pairs necessary to include 1<sup>st</sup> not already looped.
- Form the OR sum of terms generated by each loop.





Example • Use a K map to simplify: Y = C'(A'B'D' + D) + AB'C + D' $\bar{C}\bar{D}$ CD CD CD  $\bar{\mathsf{A}}\bar{\mathsf{B}}$ 1 1  $\overline{\mathsf{A}}\mathsf{B}$ 1 0 1 AB 1 1 AB1  $y = A\overline{B} + \overline{C} + \overline{D}$ 







# Terminology: Minterms

- A minterm is a special product of literals, in which each input variable appears exactly once.
- A function with n variables has 2<sup>n</sup> minterms (since each variable can appear complemented or not)
- A three-variable function, such as f(x,y,z), has  $2^3 = 8$  minterms:

· Each minterm is true for exactly one combination of inputs:

| Minterm | Is true when  | Shorthand      |
|---------|---------------|----------------|
| x'y'z'  | x=0, y=0, z=0 | $m_0$          |
| x'y'z   | x=0, y=0, z=1 | $m_1$          |
| x'yz'   | x=0, y=1, z=0 | $m_2$          |
| x'yz    | x=0, y=1, z=1 | $m_3$          |
| xy'z'   | x=1, y=0, z=0 | $m_4$          |
| xy'z    | x=1, y=0, z=1 | $m_5$          |
| xyz'    | x=1, y=1, z=0 | $m_6$          |
| xyz     | x=1, y=1, z=1 | m <sub>7</sub> |





# • Minterm values present in SOP expression

- not present in corresponding POS expression
- Maxterm values present in POS expression not present in corresponding SOP expression

cuu duong than cong

#### **SOP-POS Conversion**

• Canonical Sum  $\sum_{A,B,C} (0,2,3,5,7)$ 

$$\overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$$

 Canonical Product  $\Pi_{A.B.C}(1,4,6)$ 

$$(A+B+\overline{C})(\overline{A}+B+C)(\overline{A}+\overline{B}+C)$$

•  $\Sigma_{ABC}(0,2,3,5,7) = \prod_{ABC}(1,4,6)$ 

#### **Boolean Expressions and Truth Tables**

- Standard SOP & POS expressions converted to truth table form
- Standard SOP & POS expressions determined from truth table

cuu duong than cong . com

#### **SOP-Truth Table Conversion**

$$\overline{AB} + BC$$

$$\Sigma_{A,B,C}(3,4,5,7) = \overline{A}BC + A\overline{B}\overline{C} + A\overline{B}C + ABC$$

| Input |   |   | Output |
|-------|---|---|--------|
| Α     | В | С | F      |
| 0     | 0 | 0 |        |
| 0     | 0 | 1 | 0      |
| 0     | 1 | 0 | 0      |
| 0     | 1 | 1 | 1      |
| 1     | 0 | 0 | 1      |
| 1     | 0 | 1 | 1      |
| 1     | 1 | 0 | 0      |
| 1     | 1 | 1 | 1      |

#### **POS-Truth Table Conversion**

$$(A + \overline{B})(B + \overline{C})$$
  $\Pi_{A,B,C}(1,2,3,5)$ 

$$=(A+B+\overline{C})(A+\overline{B}+C)(A+\overline{B}+\overline{C})(\overline{A}+B+\overline{C})$$

| Input |   |   | Output |
|-------|---|---|--------|
| Α     | В | С | F      |
| 0     | 0 | 0 | 1      |
| 0     | 0 | 1 | 0      |
| 0     | 1 | 0 | 0      |
| 0     | 1 | 1 | 0      |
| 1     | 0 | 0 | 1      |
| 1     | 0 | 1 | 0      |
| 1     | 1 | 0 | 1      |
| 1     | 1 | 1 | 1      |



- Mapping of expression
- Forming of Groups of 0s
- Each group represents sum term







#### Example 2

- Use a K map to simplify (all possible cases)
  - 1.  $F(A,B,C,D) = \sum m(0,1,2,5,7,8,10,14,15) + d(3,13)$
  - 2.  $F(A,B,C,D) = \prod M(1,3,4,5,11,12,14,15) \cdot D(0,6,7,8)$
  - 3.  $F(A,B,C,D) = \sum m(1,3,6,8,11,14) + d(2,4,5,13,15)$
  - 4.  $F(A,B,C,D) = \prod (1,5,6,7,9,11,15) \cdot D(0,2,3,8,14)$
  - 5.  $F(D,C,B,A) = \prod M(0,3,6,9,11,13,14). D(5,7,10,12)$
  - 6.  $F(D,C,B,A) = \sum (0,1,4,6,10,14) + d(5,7,8,9,11,12,15)$
  - 7.  $F(E,D,C,B,A) = \sum m(1,3,10,14,21,26,28,30) + d(5,12,17,29)$
  - 8.  $F(A,B,C,D) = \prod M(0,2,3,4,7,8)$



- Let's design a logic circuit that controls an elevator door in a three-story building.
  - The circuit has four inputs.
  - M is a logic signal that indicates when the elevator is moving (M= 1) or stopped (M = 0).
  - F1,F2, and F3 are floor indicator signals that are normally LOW, and they go HIGH only when the elevator is positioned at the level of that particular floor.
  - For example, when the elevator is lined up level with the second floor, F2 = 1 and F1 = F3 = 0. The circuit output is the OPEN signal, which is normally LOW and will go HIGH when the elevator door is to be opened.



cuu duong than cong





#### Assignment

- Use a Karnaugh map to reduce each expression to a minimum SOP form:
- a) X = A+ B'C + CD
- b) X = A' B' C D + A' B' C' D + A B C D + A B C D'
- c) X = A' B(C' D' + C' D) + AB(C' D' + C' D) + A B' C' D
- d) X = (A' B' + A B')(CD + C D')
- e) X = A' B' + A B' + C' D' + C D'
- F)  $f2(A, B, C, D) = \Sigma m(0, 1, 3, 4, 8, 11)$
- g) f (w, x, y, z) =  $\Sigma$  m (1,3,4,7,11) + d(5, 12, 13, 14, 15)



#### K Map Method Summary

- Compared to the algebraic method, the K-map process is a more orderly process requiring fewer steps and always producing a minimum expression.
- The minimum expression in generally is NOT unique.
- For the circuits with large numbers of inputs (larger than four), other more complex techniques are used.



BK TPJICM



- · SOP and POS -useful forms of Boolean equations
- Design of a comb. Logic circuit
  - (1) construct its truth table, (2) convert it to a SOP, (3) simplify using Boolean algebra or K mapping, (4) implement
- K map: a graphical method for representing a circuit's truth table and generating a simplified expression
- "Don't cares" entries in K map can take on values of 1 or 0. Therefore can be exploited to help simplification



Example

- The following function is in minimum sum of products form. Implement it using only two-input NAND gates.
   No gate may be used as a NOT gate.
- f = w'y'z + xy' + wyz + x'yz'
- = y' (w'z + x) + y(wz + x'z')

ong . com











#### Enable/Disable Circuits

- A circuit is enabled when it allows the passage of an input signal to the output.
- A circuit is disabled when it prevents the passage of an input signal to the output.
- Situations requiring enable/disable circuits occur frequently in digital circuit design.



#### Enable/Disable Circuits

 Design a logic circuit that will allow a signal to pass to the output only when control inputs B and C are both HIGH; otherwise, the output will stay LOW.



 Design a logic circuit that will allow a signal to pass to the output only when one, but not both, of the control inputs are HIGH; otherwise, the output will stay HIGH.





## Basic Characteristics of Digital ICs

- IC "chips" consist of resistors, diodes, and transistors fabricated on a piece of semiconductor material called a substrate.
- Digital ICs may be categorized according to the number of logic gates on the substrate:
  - SSI less than 12
  - MSI 12 to 99
  - LSI 100 to 9999
  - VLSI 10.000 to 99.999
  - ULSI 100,000 to 999,999
  - GSI 1,000,000 or more



# Basic Characteristics of Digital ICs ICs are also categorized by the type of components used in their circuits. Bipolar ICs use NPN and PNP transistors Unipolar ICs use FET transistors. The transistor-transistor logic (TTL) and the complementary metal-oxide semiconductor (CMOS) families will both be examined.



# Basic Characteristics of Digital ICs

 The CMOS family consists of several series, some of which are shown in the table.

| CMOS Series                                                                                         | Prefix | Example IC               |
|-----------------------------------------------------------------------------------------------------|--------|--------------------------|
| Metal-gate CMOS                                                                                     | 40     | 4001 (quad NOR gates)    |
| Metal-gate, pin-compatible with TTL                                                                 | 74C    | 74C02 (quad NOR gates)   |
| Silicon-gate, pin-compatible with TTL, high-speed                                                   | 74HC   | 74HC02 (quad NOR gates)  |
| Silicon-gate, high-speed, pin-compatible and electrically compatible with TTL                       | 74НСТ  | .74HCT02 (quad NOR gates |
| Advanced-performance CMOS, not pin-<br>compatible or electrically compatible with<br>TTL            | 74AC   | 74AC02 (quad NOR)        |
| Advanced-performance CMOS, not pin-<br>compatible with TTL, but electrically<br>compatible with TTL | 74ACT  | 74ACT02 (quad NOR)       |



#### 2016

#### Basic Characteristics of Digital ICs

- Inputs that are not connected are said to be floating. The consequences of floating inputs differ for TTL and CMOS.
  - Floating TTL input acts like a logic 1. The voltage measurement may appear in the indeterminate range, but the device will behave as if there is a 1 on the floating input.
  - Floating CMOS inputs can cause overheating and damage to the device. Some ICs have protection circuits built in, but the best practice is to tie all unused inputs either high or low.



#### dce \_

#### Troubleshooting Digital Systems

- · 3 basic steps
  - Fault detection, determine operation to expected operation.
  - Fault isolation, test and measure to isolate the fault.
  - Fault correction, repair the fault.
- Good troubleshooting skills come through experience in actual hands-on troubleshooting.
- The basic troubleshooting tools used here will be: the logic probe, oscilloscope, and logic pulser.
- The most important tool is the technician's brain.











#### External Faults

- Shorted signal lines the same signal will appear on two or more pins. V<sub>CC</sub> or ground may also be shorted. Some causes:
  - Sloppy wiring
  - Solder bridges
  - Incomplete etching
- · Detect visually and verify with an ohmmeter.

#### External Faults

- Faulty power supply ICs will not operate or will operate erratically.
  - May lose regulation due to an internal fault or because circuits are drawing too much current.
  - Always verify that power supplies are providing the specified range of voltages and are properly grounded.
  - Use an oscilloscope to verify that AC signals are not present.



cuu duong than cong

#### ВК ТРЭКМ

#### **External Faults**

- Output loading caused by connecting too many inputs to the output of an IC.
  - Causes output voltage to fall into the indeterminate range.
  - This is called *loading* the output.
  - Usually a result of poor design or bad connection.





#### dce

#### Programmable Logic Devices

- PLD ICs can be programmed out of system or in system.
- Logic circuits can be described using schematic diagrams, logic equations, truth tables, and HDL.
- PLD development software can convert any of these descriptions into 1s and 0s and loaded into the PLD.

#### dce

#### Programmable Logic Devices

- Hierarchical design small logic circuits are defined and combined with other circuits to form a large section of a project. Large sections can be combined and connected for form a system.
- Top-down design requires the definition of sub sections that will make up the system, and definition of the individual circuits that will make up each sub section.
- Each level of the hierarchy can be designed and tested individually.





#### Programmable Logic Devices

- A system is built from the bottom up.
  - Each block is described by a design file.
  - The designed block is tested
  - After testing it is compiled using development software.
  - The compiled block is tested using a simulator for verify correct operation.
  - A PLD is programmed to verify correct operation.



cuu duong than cong

cong . con



71